| Commit message (Expand) | Author | Age | Files | Lines |
* | [binutils][aarch64] New SVE_SHLIMM_UNPRED_22 operand. | ![](//www.gravatar.com/avatar/1bce30cc3ea38230d053787412ab5264?s=13&d=retro) Matthew Malcomson | 2019-05-09 | 1 | -0/+1 |
* | [binutils][aarch64] New SVE_Zm4_11_INDEX operand. | ![](//www.gravatar.com/avatar/1bce30cc3ea38230d053787412ab5264?s=13&d=retro) Matthew Malcomson | 2019-05-09 | 1 | -0/+1 |
* | [binutils][aarch64] New SVE_SHRIMM_UNPRED_22 operand. | ![](//www.gravatar.com/avatar/1bce30cc3ea38230d053787412ab5264?s=13&d=retro) Matthew Malcomson | 2019-05-09 | 1 | -2/+3 |
* | [binutils][aarch64] New SVE_ADDR_ZX operand. | ![](//www.gravatar.com/avatar/1bce30cc3ea38230d053787412ab5264?s=13&d=retro) Matthew Malcomson | 2019-05-09 | 1 | -0/+1 |
* | [binutils][aarch64] New SVE_Zm3_11_INDEX operand. | ![](//www.gravatar.com/avatar/1bce30cc3ea38230d053787412ab5264?s=13&d=retro) Matthew Malcomson | 2019-05-09 | 1 | -0/+1 |
* | [binutils][aarch64] Introduce SVE_IMM_ROT3 operand. | ![](//www.gravatar.com/avatar/1bce30cc3ea38230d053787412ab5264?s=13&d=retro) Matthew Malcomson | 2019-05-09 | 1 | -0/+1 |
* | [BINUTILS, AArch64] Enable Transactional Memory Extension | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudakshina Das | 2019-05-01 | 1 | -9/+10 |
* | [BINUTILS, AArch64, 2/2] Update Store Allocation Tag instructions | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudakshina Das | 2019-04-11 | 1 | -0/+1 |
* | [BINUTILS, AArch64, 1/2] Add new LDGM/STGM instruction | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudakshina Das | 2019-04-11 | 1 | -15/+15 |
* | AArch64: Add new STZGM instruction for Armv8.5-A Memory Tagging Extension. | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudi Das | 2019-01-25 | 1 | -16/+16 |
* | AArch64: Remove ldgv and stgv instructions from Armv8.5-A Memory Tagging Exte... | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudi Das | 2019-01-25 | 1 | -16/+15 |
* | Update year range in copyright notice of binutils files | ![](//www.gravatar.com/avatar/84ea9a2bb5f0c5b43ca1e1044a2ea112?s=13&d=retro) Alan Modra | 2019-01-01 | 1 | -1/+1 |
* | [BINUTILS, AARCH64, 6/8] Add Tag getting instruction in Memory Tagging Extension | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudakshina Das | 2018-11-12 | 1 | -15/+16 |
* | [BINUTILS, AARCH64, 5/8] Add Tag getting instruction in Memory Tagging Extension | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudakshina Das | 2018-11-12 | 1 | -16/+16 |
* | [BINUTILS, AARCH64, 4/8] Add Tag setting instructions in Memory Tagging Exten... | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudakshina Das | 2018-11-12 | 1 | -37/+39 |
* | [BINUTILS, AARCH64, 3/8] Add Pointer Arithmetic instructions in Memory Taggin... | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudakshina Das | 2018-11-12 | 1 | -34/+34 |
* | [BINUTILS, AARCH64, 2/8] Add Tag generation instructions in Memory Tagging Ex... | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudakshina Das | 2018-11-12 | 1 | -57/+59 |
* | [PATCH, BINUTILS, AARCH64, 7/9] Add BTI instruction | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudakshina Das | 2018-10-09 | 1 | -8/+9 |
* | [PATCH, BINUTILS, AARCH64, 4/9] Add Execution and Data Restriction instructions | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudakshina Das | 2018-10-09 | 1 | -8/+9 |
* | [PATCH, BINUTILS, AARCH64, 3/9] Add instruction SB for ARMv8.5-A | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudakshina Das | 2018-10-09 | 1 | -8/+8 |
* | [PATCH, BINUTILS, AARCH64, 2/9] Add Data procoessing instructions for ARMv8.5-A | ![](//www.gravatar.com/avatar/a849bb05b3e6ee3b672bebb0f6ddf253?s=13&d=retro) Sudakshina Das | 2018-10-09 | 1 | -69/+69 |
* | This patch adds support for the SSBB and PSSBB speculation barrier instructio... | ![](//www.gravatar.com/avatar/cd16507dadba18594aa5b348cd21748a?s=13&d=retro) Nick Clifton | 2018-07-12 | 1 | -8/+8 |
* | Fix AArch64 encodings for by element instructions. | ![](//www.gravatar.com/avatar/3e71f4df1ace7f60b2dd1304604c8db9?s=13&d=retro) Tamar Christina | 2018-06-29 | 1 | -0/+1 |
* | Enhance the AARCH64 assembler to support LDFF1xx instructions which use REG+R... | ![](//www.gravatar.com/avatar/cd16507dadba18594aa5b348cd21748a?s=13&d=retro) Nick Clifton | 2018-03-28 | 1 | -0/+1 |
* | Add support for the AArch64's CSDB instruction. | ![](//www.gravatar.com/avatar/9aeab5a81be34dd19273363e2a7619f6?s=13&d=retro) James Greenhalgh | 2018-01-09 | 1 | -8/+8 |
* | Update year range in copyright notice of binutils files | ![](//www.gravatar.com/avatar/84ea9a2bb5f0c5b43ca1e1044a2ea112?s=13&d=retro) Alan Modra | 2018-01-03 | 1 | -1/+1 |
* | Adds the new Fields and Operand types for the new instructions in Armv8.4-a. | ![](//www.gravatar.com/avatar/3e71f4df1ace7f60b2dd1304604c8db9?s=13&d=retro) Tamar Christina | 2017-11-09 | 1 | -0/+5 |
* | [AArch64] Additional SVE instructions | ![](//www.gravatar.com/avatar/141fc51754565800c472cbe62150b1c1?s=13&d=retro) Richard Sandiford | 2017-02-24 | 1 | -0/+6 |
* | Update year range in copyright notice of all files. | ![](//www.gravatar.com/avatar/84ea9a2bb5f0c5b43ca1e1044a2ea112?s=13&d=retro) Alan Modra | 2017-01-02 | 1 | -1/+1 |
* | [Binutils][AARCH64]Remove Cn register for coprocessor CRn, CRm field | ![](//www.gravatar.com/avatar/4431ccab4cb59f414662c8f848bf7ff9?s=13&d=retro) Renlin Li | 2016-12-13 | 1 | -2/+2 |
* | [AArch64] Add ARMv8.3 FCMLA and FCADD instructions | ![](//www.gravatar.com/avatar/5fe3a54d0780ff50c2c766450e5e5d74?s=13&d=retro) Szabolcs Nagy | 2016-11-18 | 1 | -53/+57 |
* | [AArch64] Add ARMv8.3 weaker release consistency load instructions | ![](//www.gravatar.com/avatar/5fe3a54d0780ff50c2c766450e5e5d74?s=13&d=retro) Szabolcs Nagy | 2016-11-18 | 1 | -18/+18 |
* | [AArch64] Add ARMv8.3 javascript floating-point conversion instruction | ![](//www.gravatar.com/avatar/5fe3a54d0780ff50c2c766450e5e5d74?s=13&d=retro) Szabolcs Nagy | 2016-11-18 | 1 | -25/+25 |
* | [AArch64] Add ARMv8.3 combined pointer authentication load instructions | ![](//www.gravatar.com/avatar/5fe3a54d0780ff50c2c766450e5e5d74?s=13&d=retro) Szabolcs Nagy | 2016-11-18 | 1 | -15/+16 |
* | [AArch64] Add ARMv8.3 combined pointer authentication branch instructions | ![](//www.gravatar.com/avatar/5fe3a54d0780ff50c2c766450e5e5d74?s=13&d=retro) Szabolcs Nagy | 2016-11-11 | 1 | -52/+52 |
* | [AArch64] Add ARMv8.3 PACGA instruction | ![](//www.gravatar.com/avatar/5fe3a54d0780ff50c2c766450e5e5d74?s=13&d=retro) Szabolcs Nagy | 2016-11-11 | 1 | -26/+27 |
* | [AArch64] Add ARMv8.3 single source PAC instructions | ![](//www.gravatar.com/avatar/5fe3a54d0780ff50c2c766450e5e5d74?s=13&d=retro) Szabolcs Nagy | 2016-11-11 | 1 | -49/+49 |
* | [AArch64] Add ARMv8.3 instructions which are in the NOP space | ![](//www.gravatar.com/avatar/5fe3a54d0780ff50c2c766450e5e5d74?s=13&d=retro) Szabolcs Nagy | 2016-11-11 | 1 | -10/+10 |
* | [AArch64][SVE 31/32] Add SVE instructions | ![](//www.gravatar.com/avatar/141fc51754565800c472cbe62150b1c1?s=13&d=retro) Richard Sandiford | 2016-09-21 | 1 | -0/+11 |
* | [AArch64][SVE 29/32] Add new SVE core & FP register operands | ![](//www.gravatar.com/avatar/141fc51754565800c472cbe62150b1c1?s=13&d=retro) Richard Sandiford | 2016-09-21 | 1 | -0/+6 |
* | [AArch64][SVE 28/32] Add SVE FP immediate operands | ![](//www.gravatar.com/avatar/141fc51754565800c472cbe62150b1c1?s=13&d=retro) Richard Sandiford | 2016-09-21 | 1 | -0/+4 |
* | [AArch64][SVE 27/32] Add SVE integer immediate operands | ![](//www.gravatar.com/avatar/141fc51754565800c472cbe62150b1c1?s=13&d=retro) Richard Sandiford | 2016-09-21 | 1 | -0/+18 |
* | [AArch64][SVE 26/32] Add SVE MUL VL addressing modes | ![](//www.gravatar.com/avatar/141fc51754565800c472cbe62150b1c1?s=13&d=retro) Richard Sandiford | 2016-09-21 | 1 | -0/+6 |
* | [AArch64][SVE 25/32] Add support for SVE addressing modes | ![](//www.gravatar.com/avatar/141fc51754565800c472cbe62150b1c1?s=13&d=retro) Richard Sandiford | 2016-09-21 | 1 | -0/+31 |
* | [AArch64][SVE 24/32] Add AARCH64_OPND_SVE_PATTERN_SCALED | ![](//www.gravatar.com/avatar/141fc51754565800c472cbe62150b1c1?s=13&d=retro) Richard Sandiford | 2016-09-21 | 1 | -0/+1 |
* | [AArch64][SVE 23/32] Add SVE pattern and prfop operands | ![](//www.gravatar.com/avatar/141fc51754565800c472cbe62150b1c1?s=13&d=retro) Richard Sandiford | 2016-09-21 | 1 | -0/+2 |
* | [AArch64][SVE 21/32] Add Zn and Pn registers | ![](//www.gravatar.com/avatar/141fc51754565800c472cbe62150b1c1?s=13&d=retro) Richard Sandiford | 2016-09-21 | 1 | -0/+18 |
* | Copyright update for binutils | ![](//www.gravatar.com/avatar/84ea9a2bb5f0c5b43ca1e1044a2ea112?s=13&d=retro) Alan Modra | 2016-01-01 | 1 | -1/+1 |
* | [AArch64][PATCH 14/14] Support FP16 Adv.SIMD Scalar Shift By Immediate instru... | ![](//www.gravatar.com/avatar/988b249556b768ff3e4d881c175aac4d?s=13&d=retro) Matthew Wahab | 2015-12-14 | 1 | -43/+43 |
* | [AArch64][PATCH 13/14] Support FP16 Adv.SIMD Shift By Immediate instructions. | ![](//www.gravatar.com/avatar/988b249556b768ff3e4d881c175aac4d?s=13&d=retro) Matthew Wahab | 2015-12-14 | 1 | -45/+45 |